Measurement Approach to Evaluation of Ultra-Low-Voltage Amplifier ASICs

Authors

  • Richard Ravasz Department of IC Design and Test, Faculty of Electrical Engineering and Information Technology, Slovak University of Technology, Ilkovicova 3, 84104, Bratislava, Slovakia https://orcid.org/0009-0001-6682-6126
  • Miroslav Potočný Department of IC Design and Test, Faculty of Electrical Engineering and Information Technology, Slovak University of Technology, Ilkovicova 3, 84104, Bratislava, Slovakia
  • Daniel Arbet Department of IC Design and Test, Faculty of Electrical Engineering and Information Technology, Slovak University of Technology, Ilkovicova 3, 84104, Bratislava, Slovakia
  • Martin Kováč Department of IC Design and Test, Faculty of Electrical Engineering and Information Technology, Slovak University of Technology, Ilkovicova 3, 84104, Bratislava, Slovakia
  • David Maljar Department of IC Design and Test, Faculty of Electrical Engineering and Information Technology, Slovak University of Technology, Ilkovicova 3, 84104, Bratislava, Slovakia https://orcid.org/0009-0006-5712-5033
  • Lukáš Nagy Department of IC Design and Test, Faculty of Electrical Engineering and Information Technology, Slovak University of Technology, Ilkovicova 3, 84104, Bratislava, Slovakia https://orcid.org/0000-0002-9440-7025
  • Viera Stopjaková Department of IC Design and Test, Faculty of Electrical Engineering and Information Technology, Slovak University of Technology, Ilkovicova 3, 84104, Bratislava, Slovakia https://orcid.org/0000-0002-0010-8965

DOI:

https://doi.org/10.2478/msr-2024-0002

Keywords:

integrated circuit testing, measurement board, input offset voltage, Common-Mode Rejection Ratio (CMRR), Power Supply Rejection Ratio (PSRR), Fully Differential Difference Amplifier (FDDA)

Abstract

This article presents measurement circuitry and a test board developed for experimental evaluation of prototype chip samples of Fully Differential Difference Amplifier (FDDA). The device under test (DUT) is an ultra low-voltage, high performance integrated FDDA designed and fabricated in 130 nm CMOS technology. The measurement circuits were implemented on the test board along with the fabricated FDDA chip to evaluate its main parameters and properties. In this work, we focus on evaluation of the  following parameters: the input offset voltage, the common-mode rejection ratio, and the power supply rejection ratio. The test board was developed and verified. The test board error was measured to be 38.73 mV. The offset voltage of the FDDA was −0.66 mV. The measured FDDA gain and gain bandwidth are 48 dB and 550 kHz, respectively. Besides the measurement board, a graphical user interface was developed to simplify the control of device under test during measurements.

Downloads

Published

07.03.2024

How to Cite

Ravasz, R., Potočný, M., Arbet, D., Kováč, M., Maljar, D., Nagy, L., & Stopjaková, V. (2024). Measurement Approach to Evaluation of Ultra-Low-Voltage Amplifier ASICs. Measurement Science Review, 24(1), 9–16. https://doi.org/10.2478/msr-2024-0002